Publications on WCET-Aware Compilation

[191221]
Title: Timing-aware analysis of shared cache interference for non-preemptive scheduling.
Written by: Thilo Fischer and Heiko Falk
in: <em>The International Journal of Time-Critical Computing Systems (Real-Time Systems)</em>. September (2024).
Volume: Number:
on pages:
Chapter:
Editor:
Publisher: Springer:
Series:
Address:
Edition:
ISBN: 10.1007/s11241-024-09430-8
how published: 24-85 FF24b RTS
Organization:
School:
Institution:
Type:
DOI:
URL:
ARXIVID:
PMID:

Note: tfischer, hfalk, ESD, WCC

Abstract: In multi-core architectures, the last-level cache (LLC) is often shared between cores. Sharing the LLC leads to inter-core interference, which impacts system performance and predictability. This means that tasks running in parallel on different cores may experience additional LLC misses as they compete for cache space. To compute a task’s worst-case execution time (WCET), a safe bound on the inter-core cache interference has to be determined. We propose an interference analysis for set-associative shared least-recently-used caches. The analysis leverages timing information to establish tight bounds on the worst-case interference and classifies individual accesses as either cache hits or potential cache misses. We evaluated the analysis performance for systems containing 2 and 4 cores using shared caches up to 64 KB. The evaluation shows an average WCET reduction of up to 23.3% for dual-core systems and 8.5% for quad-core systems.